Ð þíJbHD„(ÞD<+Altera SOCFPGA Arria V SoC Development Kit!!altr,socfpga-arria5altr,socfpgaaliases,/soc/ethernet@ff7020006/soc/ethernet@ff702000@/soc/serial0@ffc02000H/soc/serial1@ffc03000P/soc/timer0@ffc08000W/soc/timer1@ffc09000^/soc/timer2@ffd00000e/soc/timer3@ffd01000cpuslaltr,socfpga-smpcpu@0!arm,cortex-a9zcpu†Š›cpu@1!arm,cortex-a9zcpu†Š›pmu@ff111000!arm,cortex-a9-pmu£´°±¿†ÿÿ0intc@fffed000!arm,cortex-a9-gicÒã†ÿþÐÿþÁ›soc !simple-buszsoc£øamba !simple-busøpdma@ffe01000!arm,pl330arm,primecell†ÿà`´hijklmnoÿ  & -apb_pclk›1base_fpga_region !fpga-region9can@ffc00000 !bosch,d_can†ÿÀ0´ƒ„…†& Bdisabledcan@ffc01000 !bosch,d_can†ÿÀ0´‡ˆ‰Š& Bdisabledclkmgr@ffd04000 !altr,clk-mgr†ÿÐ@clocksosc1I !fixed-clockV}x@› osc2I !fixed-clock› f2s_periph_ref_clkI !fixed-clock› f2s_sdram_ref_clkI !fixed-clock›main_pll@40I!altr,socfpga-pll-clock& †@› mpuclk@48I!altr,socfpga-perip-clk&  fà †H›mainclk@4cI!altr,socfpga-perip-clk&  fä †L›dbg_base_clk@50I!altr,socfpga-perip-clk&  fè †P›main_qspi_clk@54I!altr,socfpga-perip-clk& †T›main_nand_sdmmc_clk@58I!altr,socfpga-perip-clk& †X›cfg_h2f_usr0_clk@5cI!altr,socfpga-perip-clk& †\›periph_pll@80I!altr,socfpga-pll-clock & †€› emac0_clk@88I!altr,socfpga-perip-clk& †ˆ›emac1_clk@8cI!altr,socfpga-perip-clk& †Œ›per_qsi_clk@90I!altr,socfpga-perip-clk& †›per_nand_mmc_clk@94I!altr,socfpga-perip-clk& †”›per_base_clk@98I!altr,socfpga-perip-clk& †˜›h2f_usr1_clk@9cI!altr,socfpga-perip-clk& †œ›sdram_pll@c0I!altr,socfpga-pll-clock & †À›ddr_dqs_clk@c8I!altr,socfpga-perip-clk&†È›ddr_2x_dqs_clk@ccI!altr,socfpga-perip-clk&†Ì› ddr_dq_clk@d0I!altr,socfpga-perip-clk&†Ð›!h2f_usr2_clk@d4I!altr,socfpga-perip-clk&†Ô›"mpu_periph_clkI!altr,socfpga-perip-clk&n›0mpu_l2_ram_clkI!altr,socfpga-perip-clk&nl4_main_clkI!altr,socfpga-gate-clk&|`›l3_main_clkI!altr,socfpga-perip-clk&nl3_mp_clkI!altr,socfpga-gate-clk& fd|`›l3_sp_clkI!altr,socfpga-gate-clk& fdl4_mp_clkI!altr,socfpga-gate-clk& fd|`›'l4_sp_clkI!altr,socfpga-gate-clk& fd|`›(dbg_at_clkI!altr,socfpga-gate-clk& fh|`›dbg_clkI!altr,socfpga-gate-clk& fh|`dbg_trace_clkI!altr,socfpga-gate-clk& fl|`dbg_timer_clkI!altr,socfpga-gate-clk&|`cfg_clkI!altr,socfpga-gate-clk&|`h2f_user0_clkI!altr,socfpga-gate-clk&|` emac_0_clkI!altr,socfpga-gate-clk&| ›%emac_1_clkI!altr,socfpga-gate-clk&| ›&usb_mp_clkI!altr,socfpga-gate-clk&|  f¤›2spi_m_clkI!altr,socfpga-gate-clk&|  f¤›/can0_clkI!altr,socfpga-gate-clk&|  f¤›can1_clkI!altr,socfpga-gate-clk&|  f¤ ›gpio_db_clkI!altr,socfpga-gate-clk&|  f¨h2f_user1_clkI!altr,socfpga-gate-clk&| sdmmc_clkI!altr,socfpga-gate-clk & | …‡›sdmmc_clk_dividedI!altr,socfpga-gate-clk&| n›*nand_x_clkI!altr,socfpga-gate-clk & |  nand_clkI!altr,socfpga-gate-clk & |  n›,qspi_clkI!altr,socfpga-gate-clk & |  ›-ddr_dqs_clk_gateI!altr,socfpga-gate-clk&|Øddr_2x_dqs_clk_gateI!altr,socfpga-gate-clk& |Øddr_dq_clk_gateI!altr,socfpga-gate-clk&!|Øh2f_user2_clkI!altr,socfpga-gate-clk&"|Øfpga_bridge@ff400000!altr,socfpga-lwhps2fpga-bridge†ÿ@#a&fpga_bridge@ff500000!altr,socfpga-hps2fpga-bridge†ÿP#`&fpgamgr@ff706000!altr,socfpga-fpga-mgr†ÿp`ÿ¹ ´¯›ethernet@ff7000000!altr,socfpga-stmmacsnps,dwmac-3.70asnps,dwmac –$`†ÿp  ´s©macirq¹&% -stmmaceth#  ÅstmmacethÑì€ Bdisabledethernet@ff7020000!altr,socfpga-stmmacsnps,dwmac-3.70asnps,dwmac –$`†ÿp  ´x©macirq¹&& -stmmaceth#! ÅstmmacethÑì€Bokay$rgmii-:GTan (z‡Ðgpio@ff708000!snps,dw-apb-gpio†ÿp€&'Bokaygpio-controller@0!snps,dw-apb-gpio-port“£¯†ãÒ ´¤›4gpio@ff709000!snps,dw-apb-gpio†ÿp&'Bokaygpio-controller@0!snps,dw-apb-gpio-port“£¯†ãÒ ´¥›5gpio@ff70a000!snps,dw-apb-gpio†ÿp &'Bokaygpio-controller@0!snps,dw-apb-gpio-port“£¯†ãÒ ´¦i2c@ffc04000!snps,designware-i2c†ÿÀ@#,&( ´žBokayV† ½ˆÕˆeeprom@51 !atmel,24c32†Qí rtc@68!dallas,ds1339†hi2c@ffc05000!snps,designware-i2c†ÿÀP#-&( ´Ÿ Bdisabledi2c@ffc06000!snps,designware-i2c†ÿÀ`#.&( ´  Bdisabledi2c@ffc07000!snps,designware-i2c†ÿÀp#/&( ´¡ Bdisabledeccmgr!altr,socfpga-ecc-managerøl2-ecc@ffd08140!altr,socfpga-l2-ecc†ÿÐ@´$%ocram-ecc@ffd08144!altr,socfpga-ocram-ecc†ÿÐDö)´²³l2-cache@fffef000!arm,pl310-cache†ÿþð ´&û   %6DSg{”­¿›l3regs@0xff800000!altr,l3regssyscon†ÿ€dwmmc0@ff704000!altr,socfpga-dw-mshc†ÿp@ ´‹ &'*-biuciuBokayÓÝçñ+ +nand@ff900000!denali,denali-nand-dt†ÿÿ¸-nand_datadenali_reg ´7ÿÿÿÿ&, Bdisabledsram@ffff0000 !mmio-sram†ÿÿ›)spi@ff705000!cdns,qspi-nor†ÿpPÿ  ´—@€P`&-Bokayflash@0 !n25q256a†uõᇖ¥µÅ2Ó2áïpartition@qspi-bootýFlash 0 Raw Data†€partition@qspi-rootfsýFlash 0 jffs2 Filesystem†€€rstmgr@ffd05000 !altr,rst-mgr†ÿÐP›#snoop-control-unit@fffec000!arm,cortex-a9-scu†ÿþÀsdr@ffc25000!altr,sdr-ctlsyscon†ÿÂP›.sdramedac!altr,sdram-edac#. ´'spi@fff00000!snps,dw-apb-ssi†ÿð ´š3&/ Bdisabledspi@fff01000!snps,dw-apb-ssi†ÿð ´›3&/ Bdisabledsysmgr@ffd08000!altr,sys-mgrsyscon†ÿЀ@:ÿЀÄ›$timer@fffec600!arm,cortex-a9-twd-timer†ÿþÆ ´ &0timer0@ffc08000!snps,dw-apb-timer ´§†ÿÀ€&(-timertimer1@ffc09000!snps,dw-apb-timer ´¨†ÿÀ&(-timertimer2@ffd00000!snps,dw-apb-timer ´©†ÿÐ& -timertimer3@ffd01000!snps,dw-apb-timer ´ª†ÿÐ& -timerserial0@ffc02000!snps,dw-apb-uart†ÿÀ  ´¢JT&(a11ftxrxserial1@ffc03000!snps,dw-apb-uart†ÿÀ0 ´£JT&(a11ftxrxusbphyp!usb-nop-xceivBokay›3usb@ffb00000 !snps,dwc2†ÿ°ÿÿ ´}&2-otg#"Ådwc2{3 €usb2-phy Bdisabledusb@ffb40000 !snps,dwc2†ÿ´ÿÿ ´€&2-otg##Ådwc2{3 €usb2-phyBokaywatchdog@ffd02000 !snps,dw-wdt†ÿÐ  ´«& Bokaywatchdog@ffd03000 !snps,dw-wdt†ÿÐ0 ´¬&  Bdisabledchosen Šearlyprintk“serial0:115200n8memory@0zmemory†@leds !gpio-ledshps0 ýhps_led0 ·4hps1 ýhps_led1 ·5 hps2 ýhps_led2 ·4hps3 ýhps_led3 ·43-3-v-regulator!regulator-fixedŸ3.3V®2Z Æ2Z ›+ #address-cells#size-cellsmodelcompatibleethernet0ethernet1serial0serial1timer0timer1timer2timer3enable-methoddevice_typeregnext-level-cachephandleinterrupt-parentinterruptsinterrupt-affinity#interrupt-cellsinterrupt-controllerranges#dma-cells#dma-channels#dma-requestsclocksclock-namesfpga-mgrstatus#clock-cellsclock-frequencydiv-regfixed-dividerclk-gateclk-phaseresetsaltr,sysmgr-sysconinterrupt-namesmac-addressreset-namessnps,multicast-filter-binssnps,perfect-filter-entriestx-fifo-depthrx-fifo-depthphy-moderxd0-skew-psrxd1-skew-psrxd2-skew-psrxd3-skew-pstxen-skew-pstxc-skew-psrxdv-skew-psrxc-skew-psgpio-controller#gpio-cellssnps,nr-gpiosi2c-sda-falling-time-nsi2c-scl-falling-time-nspagesizeiramcache-unifiedcache-levelarm,tag-latencyarm,data-latencyprefetch-dataprefetch-instrarm,shared-overridearm,double-linefillarm,double-linefill-incrarm,double-linefill-wraparm,prefetch-droparm,prefetch-offsetnum-slotsbroken-cdbus-widthcap-mmc-highspeedcap-sd-highspeedvmmc-supplyvqmmc-supplyreg-namesdma-maskcdns,fifo-depthcdns,fifo-widthcdns,trigger-addressspi-max-frequencym25p,fast-readcdns,page-sizecdns,block-sizecdns,read-delaycdns,tshsl-nscdns,tsd2d-nscdns,tchsh-nscdns,tslch-nslabel#reset-cellsaltr,modrst-offsetaltr,sdr-sysconnum-cscpu1-start-addrreg-shiftreg-io-widthdmasdma-names#phy-cellsphysphy-namesbootargsstdout-pathregulator-nameregulator-min-microvoltregulator-max-microvolt